

# END SEMESTER ASSESSMENT (ESA) B.TECH. (CSE) III SEMESTER

## UE18CS206 – DIGITAL DESIGN & COMPUTER ORGANIZATION LABORATORY

#### PROJECT REPORT

ON

## "Design & implement shift-left, shiftright & rotate operations for the 16bit ALU using multiplexers."

#### **SUBMITTED BY**

NAME

| IVAIVIE                 | Sitiv         |  |
|-------------------------|---------------|--|
| 1) Serena A. Gomez      | PES2UG19CS372 |  |
| 2) Shabrinath K.        | PES2UG19CS373 |  |
| 3) Shamanth N. Chitturi | PES2UG19CS374 |  |
| 4) Shanoo Raghay        | PES2UG19CS375 |  |

SRN

**AUGUST - DECEMBER 2020** 

**DEPARTMENT OF COMPUTER SCIENCE & ENGINEERING** 

## ELECTRONIC CITY CAMPUS, BENGALURU – 560100, KARNATAKA, INDIA

| TABLE OF CONTENTS |                 |         |
|-------------------|-----------------|---------|
| Sl.No             | TOPIC           | PAGE No |
| 1.                | ABSTRACT OF THE | 1       |
|                   | PROJECT         |         |
| 2.                | CIRCUIT         | 2       |
|                   | DIAGRAM         |         |
| 3.                | MAIN VERILOG    | 4       |
|                   | CODE            |         |
| 4.                | TEST BENCH FILE | 5       |
| 5.                | SCREEN SHOTS    | 6       |
|                   | OF THE OUTPUT   |         |

### **ABSTRACT OF THE PROJECT:**

As the name implies, a **shifter** shifts a binary number left or right by a specified number of positions. And a **rotator** rotates number in a circle such that empty spots are filled with bits shifted off the other end. Shifting and rotating data is required in several applications including arithmetic operations, variable-length coding, and bit-indexing. These are commonly found in both digital signal processors and general-purpose processors. Here we design and implement shift right logic, shift left logic, rotate right and rotate left using multiplexers. The 16- bit shifters and rotators, which uses four stages with 8-bit, 4- bit, 2- bit, and 1- bit shifts. These designs are optimized to share hardware for different operations.

## **CIRCUIT DIAGRAM:**

16-bit Shift Right Operation using Multiplexers:



16-bit Shift Left Operation using Multiplexers:



16-bit Right Rotate Operation using Multiplexers:



16-bit Left Rotate Operation using Multiplexers:



### MAIN VERILOG CODE:

main.v

Shift Right Operation

Shift Left Operation

Right Rotate Operation

#### Left Rotate Operation

#### lib.v

#### **TEST BENCH FILE:**

### SCREEN SHOT OF THE OUTPUT:



The cursur shows the 4-bit left shift, right shift, left rotate and right rotate of cdef.